2022-02-04 08:00:48 +00:00
|
|
|
const std = @import("std");
|
|
|
|
|
|
|
|
const Bus = @import("../../Bus.zig");
|
|
|
|
const Arm7tdmi = @import("../../cpu.zig").Arm7tdmi;
|
|
|
|
const InstrFn = @import("../../cpu.zig").ThumbInstrFn;
|
|
|
|
|
2022-03-17 01:28:24 +00:00
|
|
|
const rotr = @import("../../util.zig").rotr;
|
|
|
|
|
2022-02-04 08:00:48 +00:00
|
|
|
pub fn format6(comptime rd: u3) InstrFn {
|
|
|
|
return struct {
|
|
|
|
fn inner(cpu: *Arm7tdmi, bus: *Bus, opcode: u16) void {
|
|
|
|
// LDR
|
|
|
|
const offset = (opcode & 0xFF) << 2;
|
|
|
|
cpu.r[rd] = bus.read32((cpu.r[15] + 2 & 0xFFFF_FFFD) + offset);
|
|
|
|
}
|
|
|
|
}.inner;
|
|
|
|
}
|
|
|
|
|
2022-03-01 00:38:50 +00:00
|
|
|
const sext = @import("../../util.zig").sext;
|
2022-02-04 08:00:48 +00:00
|
|
|
|
|
|
|
pub fn format78(comptime op: u2, comptime T: bool) InstrFn {
|
|
|
|
return struct {
|
|
|
|
fn inner(cpu: *Arm7tdmi, bus: *Bus, opcode: u16) void {
|
|
|
|
const ro = opcode >> 6 & 0x7;
|
|
|
|
const rb = opcode >> 3 & 0x7;
|
|
|
|
const rd = opcode & 0x7;
|
|
|
|
|
|
|
|
const address = cpu.r[rb] + cpu.r[ro];
|
|
|
|
|
|
|
|
if (T) {
|
2022-02-05 18:50:34 +00:00
|
|
|
// Format 8
|
2022-02-04 08:00:48 +00:00
|
|
|
switch (op) {
|
|
|
|
0b00 => {
|
|
|
|
// STRH
|
2022-04-08 18:15:44 +00:00
|
|
|
bus.write16(address, @truncate(u16, cpu.r[rd]));
|
2022-02-04 08:00:48 +00:00
|
|
|
},
|
|
|
|
0b01 => {
|
2022-02-05 18:50:34 +00:00
|
|
|
// LDSB
|
2022-03-01 00:38:50 +00:00
|
|
|
cpu.r[rd] = sext(8, bus.read8(address));
|
2022-02-05 18:50:34 +00:00
|
|
|
},
|
|
|
|
0b10 => {
|
2022-02-04 08:00:48 +00:00
|
|
|
// LDRH
|
2022-04-08 18:15:44 +00:00
|
|
|
const value = bus.read16(address);
|
2022-03-17 01:28:24 +00:00
|
|
|
cpu.r[rd] = rotr(u32, value, 8 * (address & 1));
|
2022-02-04 08:00:48 +00:00
|
|
|
},
|
|
|
|
0b11 => {
|
2022-02-05 21:12:25 +00:00
|
|
|
// LDRSH
|
|
|
|
const value = if (address & 1 == 1) blk: {
|
2022-03-01 00:38:50 +00:00
|
|
|
break :blk sext(8, bus.read8(address));
|
2022-02-05 21:12:25 +00:00
|
|
|
} else blk: {
|
2022-03-01 00:38:50 +00:00
|
|
|
break :blk sext(16, bus.read16(address));
|
2022-02-05 21:12:25 +00:00
|
|
|
};
|
|
|
|
|
2022-03-17 01:28:24 +00:00
|
|
|
cpu.r[rd] = rotr(u32, value, 8 * (address & 1));
|
2022-02-04 08:00:48 +00:00
|
|
|
},
|
|
|
|
}
|
|
|
|
} else {
|
2022-02-05 18:50:34 +00:00
|
|
|
// Format 7
|
2022-02-04 08:00:48 +00:00
|
|
|
switch (op) {
|
|
|
|
0b00 => {
|
|
|
|
// STR
|
2022-04-08 18:15:44 +00:00
|
|
|
bus.write32(address, cpu.r[rd]);
|
2022-02-04 08:00:48 +00:00
|
|
|
},
|
|
|
|
0b01 => {
|
|
|
|
// STRB
|
|
|
|
bus.write8(address, @truncate(u8, cpu.r[rd]));
|
|
|
|
},
|
|
|
|
0b10 => {
|
|
|
|
// LDR
|
2022-04-08 18:15:44 +00:00
|
|
|
const value = bus.read32(address);
|
2022-03-17 01:28:24 +00:00
|
|
|
cpu.r[rd] = rotr(u32, value, 8 * (address & 0x3));
|
2022-02-04 08:00:48 +00:00
|
|
|
},
|
|
|
|
0b11 => {
|
|
|
|
// LDRB
|
|
|
|
cpu.r[rd] = bus.read8(address);
|
|
|
|
},
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}.inner;
|
|
|
|
}
|
|
|
|
|
|
|
|
pub fn format9(comptime B: bool, comptime L: bool, comptime offset: u5) InstrFn {
|
|
|
|
return struct {
|
|
|
|
fn inner(cpu: *Arm7tdmi, bus: *Bus, opcode: u16) void {
|
|
|
|
const rb = opcode >> 3 & 0x7;
|
|
|
|
const rd = opcode & 0x7;
|
|
|
|
|
|
|
|
if (L) {
|
|
|
|
if (B) {
|
|
|
|
// LDRB
|
|
|
|
const address = cpu.r[rb] + offset;
|
|
|
|
cpu.r[rd] = bus.read8(address);
|
|
|
|
} else {
|
|
|
|
// LDR
|
|
|
|
const address = cpu.r[rb] + (@as(u32, offset) << 2);
|
2022-04-08 18:15:44 +00:00
|
|
|
const value = bus.read32(address);
|
2022-03-17 01:28:24 +00:00
|
|
|
cpu.r[rd] = rotr(u32, value, 8 * (address & 0x3));
|
2022-02-04 08:00:48 +00:00
|
|
|
}
|
|
|
|
} else {
|
|
|
|
if (B) {
|
|
|
|
// STRB
|
|
|
|
const address = cpu.r[rb] + offset;
|
|
|
|
bus.write8(address, @truncate(u8, cpu.r[rd]));
|
|
|
|
} else {
|
|
|
|
// STR
|
|
|
|
const address = cpu.r[rb] + (@as(u32, offset) << 2);
|
2022-04-08 18:15:44 +00:00
|
|
|
bus.write32(address, cpu.r[rd]);
|
2022-02-04 08:00:48 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}.inner;
|
|
|
|
}
|
|
|
|
|
|
|
|
pub fn format10(comptime L: bool, comptime offset: u5) InstrFn {
|
|
|
|
return struct {
|
|
|
|
fn inner(cpu: *Arm7tdmi, bus: *Bus, opcode: u16) void {
|
|
|
|
const rb = opcode >> 3 & 0x7;
|
|
|
|
const rd = opcode & 0x7;
|
|
|
|
|
2022-02-13 04:34:47 +00:00
|
|
|
const address = cpu.r[rb] + (@as(u6, offset) << 1);
|
2022-02-04 08:00:48 +00:00
|
|
|
|
|
|
|
if (L) {
|
|
|
|
// LDRH
|
2022-04-08 18:15:44 +00:00
|
|
|
const value = bus.read16(address);
|
2022-03-17 01:28:24 +00:00
|
|
|
cpu.r[rd] = rotr(u32, value, 8 * (address & 1));
|
2022-02-04 08:00:48 +00:00
|
|
|
} else {
|
|
|
|
// STRH
|
2022-04-08 18:15:44 +00:00
|
|
|
bus.write16(address, @truncate(u16, cpu.r[rd]));
|
2022-02-04 08:00:48 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}.inner;
|
|
|
|
}
|
|
|
|
|
|
|
|
pub fn format11(comptime L: bool, comptime rd: u3) InstrFn {
|
|
|
|
return struct {
|
|
|
|
fn inner(cpu: *Arm7tdmi, bus: *Bus, opcode: u16) void {
|
|
|
|
const offset = (opcode & 0xFF) << 2;
|
|
|
|
const address = cpu.r[13] + offset;
|
|
|
|
|
|
|
|
if (L) {
|
|
|
|
// LDR
|
2022-04-08 18:15:44 +00:00
|
|
|
const value = bus.read32(address);
|
2022-03-17 01:28:24 +00:00
|
|
|
cpu.r[rd] = rotr(u32, value, 8 * (address & 0x3));
|
2022-02-04 08:00:48 +00:00
|
|
|
} else {
|
|
|
|
// STR
|
2022-04-08 18:15:44 +00:00
|
|
|
bus.write32(address, cpu.r[rd]);
|
2022-02-04 08:00:48 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}.inner;
|
|
|
|
}
|